http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8633548-B2

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_dfc69b4d7c24d4d59949b70d37d10cae
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_0d464a673c2a542646d3f8d520b0cbd9
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_6dda35d27b44345739da280404f20cbb
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_a095bc347afce984be0a878f24ff4048
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_902f9fd288a29cd54c68158e61055962
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B41-00
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-105
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C16-0433
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-11807
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L29-76
filingDate 2010-09-30-04:00^^<http://www.w3.org/2001/XMLSchema#date>
grantDate 2014-01-21-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_b9f46afe59756bfe4a98f6d89a635e53
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_c95ad3215dec48f2e71f79de5df6d76f
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_3e816829417b98d944dc62676ffc5eb1
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_7566059aec3d38e98139297c2ca45a11
publicationDate 2014-01-21-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-8633548-B2
titleOfInvention Non-volatile programmable memory cell and array for programmable logic array
abstract A non-volatile programmable memory cell suitable for use in a programmable logic array includes a non-volatile MOS transistor of a first conductivity type in series with a volatile MOS transistor of a second conductivity type. The non-volatile MOS transistor may be a floating gate transistor, such as a flash transistor, or may be another type of non-volatile transistor such as a floating charge-trapping SONOS, MONOS transistor, or a nano-crystal transistor. A volatile MOS transistor, an inverter, or a buffer may be driven by coupling its gate or input to the common connection between the non-volatile MOS transistor and the volatile MOS transistor.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9362337-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2014239999-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9514817-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8988104-B2
priorityDate 2005-06-13-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7368789-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2008169498-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2004183126-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7355238-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7838944-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7768056-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5517045-A
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID176015
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID450646340

Total number of triples: 35.