http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9947577-B2

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_36333273e27f0db23ddddbf80ba79ba7
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L2221-1031
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-02126
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-0217
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-02167
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-02164
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L2924-0002
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L2924-00
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-76808
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-76831
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-02123
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L23-5226
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L23-53295
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L23-5329
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-0228
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-31116
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-768
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-311
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-02
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L23-532
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L23-522
filingDate 2016-11-18-04:00^^<http://www.w3.org/2001/XMLSchema#date>
grantDate 2018-04-17-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_320ac1111bdad4fe9d2ea0acf10de146
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_816fbe87c53c2d5d6f632ff13ec8217d
publicationDate 2018-04-17-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-9947577-B2
titleOfInvention Integrated circuit with a sidewall layer and an ultra-thick metal layer and method of making
abstract A method of forming an integrated circuit that includes providing a substrate, a metal layer over the substrate, and a first dielectric layer over the metal layer. The first dielectric layer includes a via. A sidewall layer that includes a silicon compound is in the via. A second dielectric layer is over the sidewall layer and an ultra-thick metal (UTM) layer is in the via.
priorityDate 2013-08-16-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2011210306-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6111319-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7352053-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8405135-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6531390-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2003139034-A1
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID14917
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID28179
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID457707758
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419559561
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID977
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID24261
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419559562
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419523291

Total number of triples: 45.