http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8483344-B2
Outgoing Links
Predicate | Object |
---|---|
assignee | http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_3a3aa8d46be4b65355cc0ac6fee1d456 |
classificationCPCAdditional | http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L2207-50 |
classificationCPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L7-0807 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L7-093 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L7-091 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03M9-00 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H04L7-033 |
classificationIPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H04L7-00 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H04L25-40 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H04L25-00 |
filingDate | 2011-06-13-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
grantDate | 2013-07-09-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
inventor | http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_1812718ddacc3104e2612c19569ded81 |
publicationDate | 2013-07-09-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
publicationNumber | US-8483344-B2 |
titleOfInvention | Fast lock serializer-deserializer (SERDES) architecture |
abstract | A serializer-deserializer (SERDES) includes a clock-data recovery block, a control block, and a low-pass filter. The control block contains a state machine that includes a fast convergence mode utilizing an unstable operating point and a slow tracking mode utilizing a stable operating point. The control block is configured to start in the fast convergence mode to allow quickly locking the recovered clock to the incoming data stream by replicating movement commands resulting in multiple phase adjustments for each transition. To facilitate proper operation of the SERDES, the fast convergence mode is exited after N-bits and a slow tracking mode is entered to provide stable operation. The control block accepts filtered transition-data and data-transition phase state signals and converges to a phase aligned state in less than 2N-bits where N represents the number of phases in one data bit. |
isCitedBy | http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9141459-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2014203851-A1 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9473172-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9124257-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9374098-B2 |
priorityDate | 2011-06-13-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
type | http://data.epo.org/linked-data/def/patent/Publication |
Incoming Links
Total number of triples: 41.