http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6251728-B1

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_14ba71eccbb5f65a22b78f39b3c6ffc3
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B69-00
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B41-49
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823418
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B41-41
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B41-40
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823443
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823462
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-088
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-105
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H10B99-00
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-8234
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L27-105
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-8247
filingDate 1999-07-22-04:00^^<http://www.w3.org/2001/XMLSchema#date>
grantDate 2001-06-26-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_ddd5df93999fd8c71d4e584f4922e94c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_d34e661466e0e5d388c5128b62417d3b
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_b49d441cf1eebcb4774d08e9e26d4a45
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_431536a2a89d27d021c3850910502876
publicationDate 2001-06-26-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-6251728-B1
titleOfInvention Method for manufacturing electronic devices having HV transistors and LV transistors with salicided junctions
abstract A manufacturing method having the steps of: depositing an upper layer of polycrystalline silicon; defining the upper layer, obtaining LV gate regions of low voltage transistors and undefined portions; forming LV source and drain regions laterally to the LV gate regions; forming a silicide layer on the LV source and drain regions, on the LV gate regions, and on the undefined portions; defining salicided HV gate regions of high voltage transistors; and forming HV source and drain regions not directly overlaid by silicide portions.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7858463-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6350652-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2003008458-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2003168694-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10825522-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7538376-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8058131-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2009269893-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6815755-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-11100995-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/KR-100399350-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6933199-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2005139904-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7405440-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2011065248-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6482723-B1
priorityDate 1998-07-22-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/EP-1026739-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/EP-0811983-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5472887-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-H09283643-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5998251-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6096595-A
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID335
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID129086521

Total number of triples: 50.