Predicate |
Object |
assignee |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_e757fd4fedc4fe825bb81b1b466a0947 |
classificationCPCInventive |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F13-161 |
classificationIPCInventive |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F9-34 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F13-16 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F12-00 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F12-08 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F12-06 |
filingDate |
1977-06-09-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
grantDate |
1979-04-10-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
inventor |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_d7627d1277d4bf3e745d8f9007091e14 http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_18cdff5eb4a212126ba893371701fc29 |
publicationDate |
1979-04-10-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
publicationNumber |
US-4149245-A |
titleOfInvention |
High speed store request processing control |
abstract |
The described embodiment provides storage control (PSCF) for overlapping the handling of processor store requests between their generation by an instruction execution means (IPPF) and their presentation to system main storage (MS). n The embodiment uses a store counter, an inpointer counter, an outpointer counter, a translator pointer register, an output counter and a plurality of registers sets to process and control the sequencing of all store requests so that the PSCF can output them to MS in the order received from the IPPF. The embodiment uses the counters to coordinate the varying delays in PSCF processing of plural store request contained in different register sets and the translator. n The store counter obtains independence between plural IPPF operand address (OA) registers which send the store requests and plural PSCF register sets which handle the store request. The number of OA registers is made independent of the number of register sets. The store counter is also used for serializing instruction control. |
isCitedBy |
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7174426-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4541045-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4989136-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4774687-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5303345-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4298927-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5630166-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4658356-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4374428-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4386402-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2005027942-A1 |
priorityDate |
1977-06-09-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
type |
http://data.epo.org/linked-data/def/patent/Publication |