http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2019354292-A1

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_17c6c7da627b7bead7208250127b52c2
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_07c9542186133097bd6bbb7d92393090
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_c16d2144a81bfa32a665dca1e93c3d37
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C5-04
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F13-1673
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F3-0611
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F3-0656
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C7-1006
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F3-0659
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F3-0683
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F13-16
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F3-06
filingDate 2019-07-29-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_c71c1fee7e721b568c451c0d9e55eb4c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_aa403525b3776cb823c9ad22e613df7e
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_fa2b488edc2e0c4d5a3037768f4d0c03
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_f2ce887ac64f08e85657e5c706b0e39c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_bbb01b77353d0906384283a4bafac499
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5bb4f67f7a57ad5f93367338714ec3c3
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_700cc1dd2a57186a6f6321be0b46748a
publicationDate 2019-11-21-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-2019354292-A1
titleOfInvention Memory module, memory device, and processing device having a processor mode, and memory system
abstract A memory module includes a memory device, a command/address buffering device, and a processing data buffer. The memory device includes a memory cell array, a first set of input/output terminals, each terminal configured to receive first command/address bits, and a second set of input/output terminals, each terminal configured to receive both data bits and second command/address bits. The command/address buffering device is configured to output the first command/address bits to the first set of input/output terminals. The processing data buffer is configured to output the data bits and second command/address bits to the second set of input/output terminals. The memory device is configured such that the first command/address bits, second command/address bits, and data bits are all used to access the memory cell array.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-11194744-B2
priorityDate 2016-10-14-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID841442
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID307798
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID794664
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID453034310
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID947388
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID692567
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID65057
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID516892
http://rdf.ncbi.nlm.nih.gov/pubchem/gene/GID497652

Total number of triples: 36.