http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2018096894-A1

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_6af9a57049d2d91c036d4f5ab49154cb
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823418
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-84
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-1203
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-518
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-088
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823418
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823462
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-0883
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823468
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-8234
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L29-51
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L27-088
filingDate 2016-09-30-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_d5365e2906a63062220fe1b7daa3a2c9
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_77a46d4ce41c8710279c881ca3621d2f
publicationDate 2018-04-05-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-2018096894-A1
titleOfInvention Method of forming a semiconductor device structure and semiconductor device structure
abstract The present disclosure provides a method of forming a semiconductor device structure including forming a first gate stack comprising a first gate dielectric material and a first gate electrode material over a first active region in an upper portion of a substrate, forming a first spacer structure adjacent to the first gate stack, and forming first raised source/drain (RSD) regions at opposing sides of the first gate stack on the first active region in alignment with the first spacer structure. Herein, forming the first spacer structure includes forming a first spacer structure on sidewalls of the first gate stack, the first gate dielectric extending in between the first spacer and the upper surface portion, patterning the first gate dielectric material, and forming a second spacer over the first spacer and the patterned first gate dielectric material.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10879392-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2020013897-A1
priorityDate 2016-09-30-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2016035861-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2002171107-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-6468877-B1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2007077716-A1
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419522015
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID17979268
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID457707758
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID24261
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID453263778
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID3084099

Total number of triples: 34.