http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2016209911-A1

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_51d028c578ae85cb937b5b34a5129fbc
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H04L49-15
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F13-00
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F9-4418
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/Y02D10-00
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F13-42
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/Y02D30-50
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F1-3206
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F1-3234
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F1-3246
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F9-06
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F1-325
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F1-3243
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F9-30
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F1-32
filingDate 2015-12-24-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_37456230c89a2c9de4a447b33e3f7c86
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_87d463c51b44352f7677732db851626f
publicationDate 2016-07-21-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-2016209911-A1
titleOfInvention Method, apparatus, and system for improving resume times for root ports and root port integrated endpoints
abstract A system on a chip (SoC) is provided with a multicore processor, a level-2 (L2) cache controller, an L2 cache, an integrated memory controller, and a serial point-to-point link interface to enable communication between the multicore processor and a device. The interface implements a protocol stack and includes a transmitter to transmit serial data to the device and a receiver to deserialize an incoming serial stream. The protocol stack supports a plurality of power management states, including an active state, a first off state, in which a supply voltage is to be provided to the device, and a second off state, in which the supply voltage is not to be provided to the device. In response to an indication the device is ready to enter the active state, the protocol stack provides for accessing the device prior to expiration of a default recovery time to complete the transition.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10353455-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10146291-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10281974-B2
priorityDate 2013-03-15-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2010287394-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2013252543-A1
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID127258
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID3798557
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID127258
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID410815831

Total number of triples: 33.