http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2002036920-A1

Outgoing Links

Predicate Object
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C2211-5634
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C13-0004
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C11-5621
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C11-5642
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C11-5635
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C27-005
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C16-10
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C16-28
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C16-08
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C16-24
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C11-5678
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C11-5628
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C11-56
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C16-28
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C16-24
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C27-00
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C16-10
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G11C16-08
filingDate 2001-07-02-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_8c3f59969c9c694e86c4f9d2948f4bef
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5d06c7d9d47965fdc46d1f97f633d955
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5a6fb9a4ff477f505e313b2b759dae44
publicationDate 2002-03-28-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-2002036920-A1
titleOfInvention Array architecture and operating methods for digital multilevel nonvolatile memory integrated circuit system
abstract Memory array architectures and operating methods suitable for super high density in the giga bits for multilevel nonvolatile memory integrated circuit system. The array architectures and operating methods include: (1) an Inhibit and Select Segmentation Scheme; (2) a Multilevel Memory Decoding Scheme that includes a Power Supply Decoded Decoding Scheme, a Feedthrough-to-Memory Decoding Scheme, a Feedthrough-to-Driver Decoding Scheme, and a Winner-Take-All Kelvin Memory Decoding Scheme; (3) a constant-total-current-program scheme; (4) includes fast-slow and 2-step ramp rate control programming; and a reference system method and apparatus, which includes a Positional Linear Reference System, a Positional Geometric Reference System, and a Geometric Compensation Reference System. The apparatus and method enable multilevel programming, reading, and margining.
priorityDate 1999-01-14-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/protein/ACCQ9UBN4
http://rdf.ncbi.nlm.nih.gov/pubchem/protein/ACCQ9QUQ5
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID231905
http://rdf.ncbi.nlm.nih.gov/pubchem/protein/ACCP79100
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID3349
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID1712093
http://rdf.ncbi.nlm.nih.gov/pubchem/protein/ACCO35119
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID3349
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID416132584
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID231905

Total number of triples: 38.