http://rdf.ncbi.nlm.nih.gov/pubchem/patent/TW-202123324-A

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_36333273e27f0db23ddddbf80ba79ba7
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-165
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823437
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-7848
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823864
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-66545
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-66795
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-6681
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823431
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L29-785
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823481
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-0886
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-088
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823828
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-823821
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-0924
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-28
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H01L21-762
filingDate 2020-10-22-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_630d96fc25174c40f48f1cf9c2a530a3
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_68298e8e373a8c0ab442b9ee65fd5848
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5b7320a69bae6df58ddfa73eed77c847
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_aabf5319dbf359c62231ca657aee5aa9
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_c05f818a51524a26178cd30e9839951a
publicationDate 2021-06-16-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber TW-202123324-A
titleOfInvention Semiconductor structure and method of forming the same
abstract A method includes forming a dummy gate stack, etching the dummy gate stack to form an opening, depositing a first dielectric layer extending into the opening, and depositing a second dielectric layer on the first dielectric layer and extending into the opening. A planarization process is then performed to form a gate isolation region including the first dielectric layer and the second dielectric layer. The dummy gate stack is then removed to form trenches on opposing sides of the gate isolation region. The method further includes performing a first etching process to remove sidewall portions of the first dielectric layer, performing a second etching process to thin the second dielectric layer, and forming replacement gates in the trenches.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/TW-I812339-B
priorityDate 2019-10-29-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419521669
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID82895
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID89859
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419522218
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID450964499
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID415776239
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID91307
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID150906

Total number of triples: 39.