http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-H0635872-A

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_e757fd4fedc4fe825bb81b1b466a0947
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/F02B2075-027
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F9-30174
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F15-17381
classificationIPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/F02B75-02
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F15-80
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F15-173
filingDate 1993-05-11-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_eb25c30cd2b4b216903386ba20a1d802
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_3b4e7201a1b2b352c7448e4ffc893a6b
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_ddd020f6fdd1f2a08f483017630b1868
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_00b7d75bce4c9e03744e0d21e6b951b3
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_0d5f6c338f96d513266c345b43ede675
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_4c664e565af84d52bd1346e536009f49
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_0b048d1056d7dfb1d7bfa1d65038e389
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_0c9aa0393b3e47580a417c22112e50fe
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_0d90e0f02ff017f60b7b669f098bdd8c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_c96e3b564ef1d75e768c5e19128de7af
publicationDate 1994-02-10-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber JP-H0635872-A
titleOfInvention Computer system
abstract (57) [Summary] [Purpose] Providing a new computer system. [Structure] A parallel array processor for large-scale parallel applications is a low output CM equipped with a DRAM processing mechanism. It is formed by the OS and incorporates the processing elements on a single chip. Eight processors on a single chip, with processing elements coupled to themselves, extensive memory, and I / O, are interconnected by a modified hypercube-based topology. These nodes are then interconnected by a hypercube network topology, a modified hypercube network topology, a ring network topology or an in-ring ring network topology.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-9535877-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/DE-112006003113-B4
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8832413-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-2007220147-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-4577851-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7185226-B2
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-2004532447-A
priorityDate 1992-05-22-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419559541
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID451675249
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID24928
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID5461123

Total number of triples: 35.