Predicate |
Object |
assignee |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_fdf3b6ced3d7710ec0bc0addb67a1cc9 |
classificationCPCAdditional |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/Y02D10-00 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F2212-1028 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F12-0895 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/Y02P70-50 |
classificationCPCInventive |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03K3-037 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03K3-356 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C14-00 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03K19-185 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L21-84 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G11C14-0054 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H01L27-1203 |
classificationIPCInventive |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03K3-356 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03K19-0175 http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03K19-096 |
filingDate |
2012-05-01-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
inventor |
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_4c62db2b566f5b70ab26c79fbb8368e0 |
publicationDate |
2012-12-20-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
publicationNumber |
JP-2012253753-A |
titleOfInvention |
Semiconductor memory device |
abstract |
In a configuration for stopping and returning a power supply voltage, the number of signals for controlling a semiconductor memory device from an external circuit is reduced. A memory circuit including a transistor including an oxide semiconductor in a semiconductor layer, a capacitor element that accumulates charges for reading data held in the memory circuit, and a capacitor element that controls accumulation of charges in the capacitor element The charge storage circuit, the data detection circuit for controlling the data reading state, and the capacitor element by the charge storage circuit by the power supply voltage signal and the signal obtained by delaying the power supply voltage in the period immediately after the power supply voltage is supplied. And a timing control circuit that generates a signal for accumulating the electric charge and an inverter circuit that inverts and outputs the potential of one electrode of the capacitor. [Selection] Figure 1 |
isCitedBy |
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-2016092829-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-2012257213-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/JP-2015062218-A |
priorityDate |
2011-05-06-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
type |
http://data.epo.org/linked-data/def/patent/Publication |