http://rdf.ncbi.nlm.nih.gov/pubchem/patent/EP-0465319-A2

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_05060720d78cc9178696073231d89834
classificationCPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/F02B2075-025
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F12-0804
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F12-0815
classificationIPCAdditional http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/F02B75-02
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F12-08
filingDate 1991-06-27-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_0a3338333e1f9041d92541c28a587789
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_2f2d5ed6f8ed626a8bb86ee90e80af1e
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_61bc3edc014dc043173c796ebd032293
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_30f2cdc874933fbe0b122aeea8f5c692
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_9ddfb192460f58ae1709ae78cdcc1b22
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_8c6d45702ea56b079bb0fbf028dd6b32
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5d3c6cf4a61be5a98b2ff66480cf745d
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_61c58818bc01a4cafcee5f5d44e592dc
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_d0f75acfa6735c91669c2c2bb207d348
publicationDate 1992-01-08-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber EP-0465319-A2
titleOfInvention Error transition mode for multi-processor system
abstract A pipelined CPU executing instructions of variable length, and referencing memory using various data widths. Macroinstruction pipelining is employed (instead of microinstruction pipelining), with queueing between units of the CPU to allow flexibility in instruction execution times. A wide bandwidth is available for memory access; fetching 64-bit data blocks on each cycle. A hierarchical cache arrangement has an improved method of cache set selection, increasing the likelihood of a cache hit. A writeback cache is used (instead of writethrough) and writeback is allowed to proceed even though other accesses are suppressed due to queues being full. A branch prediction method employs a branch history table which records the taken vs. not-taken history of branch opcodes recently used, and uses an empirical algorithm to predict which way the next occurrence of this branch will go, based upon the history table. A floating point processor function is integrated on-chip, with enhanced speed due to a bypass technique; a trial mini-rounding is done on low-order bits of the result, and if correct, the last stage of the floating point processor can be bypassed, saving one cycle of latency. For CAL type instructions, a method for determining which registers need to be saved is executed in a minimum number of cycles, examining groups of register mask bits at one time. Internal processor registers are accessed with short (byte width) addresses instead of full physical addresses as used for memory and I/O references, but off-chip processor registers are memory-mapped and accessed by the same busses using the same controls as the memory and I/O. If a non-recoverable error detected by ECC circuits in the cache, an error transition mode is entered wherein the cache operates under limited access rules, allowing a maximum of access by the system for data blocks owned by the cache, but yet minimizing changes to the cache data so that diagnostics may be run. Separate queues are provided for the return data from memory and cache invalidates, yet the order or bus transactions is maintained by a pointer arrangement. The bus protocol used by the CPU to communicate with the system bus is of the pended type, with transactions on the bus identified by an ID field specifying the originator, and arbitration for bus grant goes one simultaneously with address/data transactions on the bus.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5418973-A
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-5347648-A
priorityDate 1990-06-29-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/EP-0321793-A2
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID451426952
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID11979606

Total number of triples: 27.