http://rdf.ncbi.nlm.nih.gov/pubchem/patent/CA-2178408-A1

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_02660742d97aafc1000d2a855884da59
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F13-24
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F11-18
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F15-16
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F9-48
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F9-46
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F13-14
filingDate 1996-06-06-04:00^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_6d9d8182e7007cc2b62fb50cd96bda59
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_154f1eef8eae37f27d56c7d4eb7b5b85
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_a5436029dee0842005d3801f350239ab
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_fe0ad78fcefcfc95b615ac2b4803e71d
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_3757c3f002aca16f910154a36eda5499
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_8988de4ec3d8bd4c32fa806ce11051f8
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_9fe2770f92124b7dfe2da528f502a9c9
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_8dc33e73f82c0bfdf616dfc81bbc31ae
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_98130f0795c8e65e40fa21215443f395
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_bc38b643cede6273466b222dffe31b8e
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_eed8ba551d76a96420db98db86810fd5
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_d8358aa32fb50ab61862b462d8697241
publicationDate 1996-12-08-04:00^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber CA-2178408-A1
titleOfInvention Method and apparatus for delivering interrupts in a processing system
abstract A multiprocessor system includes a number of sub-processor systems, each substantially identically constructed, and each comprising a central processing unit (CPU), and at least one I/O device, interconnected by routing apparatus that also interconnects the sub-processor systems. A CPU of any one of the sub-processor systems may communicate, through the routing elements, with any I/O device of the system, or with any CPU of the system. Communications between I/O devices and CPUs is by packetized messages. Interrupts from I/O devices are communicated from the I/O devices to the CPUs (or from one CPU to another CPU) as message packets. CPUs and I/O devices may write to, or read from, memory of a CPU of the system. Memory protection is provided by an access validation method maintained by each CPU in which CPUs and/or I/O devices are provided with a validation to read/write memory of that CPU, without which memory access is denied.
priorityDate 1995-06-07-04:00^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID37610
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419503067
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID31155
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419491578
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID31155
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID235905
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID4733
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID5355
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID306559
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID18526942
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID306559
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID426812071
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID37610
http://rdf.ncbi.nlm.nih.gov/pubchem/taxonomy/TAXID4733

Total number of triples: 40.