http://rdf.ncbi.nlm.nih.gov/pubchem/patent/CA-1129004-A
Outgoing Links
Predicate | Object |
---|---|
assignee | http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_079bfe1d1ab9e969bc595d9455bdb721 |
classificationCPCAdditional | http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F11-277 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F2201-83 |
classificationCPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G01R31-318385 http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G01R31-3193 |
classificationIPCAdditional | http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F11-277 |
classificationIPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G01R31-3193 |
filingDate | 1979-07-31-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
grantDate | 1982-08-03-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
inventor | http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_f54eaacae407f9ab5bfb520e42e1bae3 http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_58f450ab1af2fde6f9374c990d118b78 |
publicationDate | 1982-08-03-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
publicationNumber | CA-1129004-A |
titleOfInvention | Hybrid signature test method and apparatus |
abstract | ABSTRACT OF THE DISCLOSURE An apparatus and method for identifying faults in a digital logic circuit system combines the output of a feedback signature generator and synchronous transition counter to provide a unique signature which is sensitive both to bit pattern timing and bit pattern sequence. A plurality of output signals via signal lines of the circuit system which are produced in response to a preselected input signal pattern of a test signal generator is processed synchronously under control of a sequence controller through a feedback signature generator, such as a serial cyclic redundancy check network, and a synchronous bit transition counting network. A preselected portion of the outpout of the bit transition counting network is combined via a signal line with a preselected portion of the bits of the feedback signature generator to obtain a pseudo-random characteristic output bit pattern, or signature, which is unique to the circuit system under test. The fault detecting capability approaches one hundred percent with an embedded indication of the input test pattern duration as verification. |
priorityDate | 1978-08-11-04:00^^<http://www.w3.org/2001/XMLSchema#date> |
type | http://data.epo.org/linked-data/def/patent/Publication |
Incoming Links
Total number of triples: 23.